Process-variation aware design optimization of an integrated microprobe detector
Autor: | Alessandro Girardi, Helmut Graeb |
---|---|
Rok vydání: | 2021 |
Předmět: |
Computer science
020208 electrical & electronic engineering Monte Carlo method Detector Particle swarm optimization 020206 networking & telecommunications 02 engineering and technology Surfaces Coatings and Films Process variation CMOS Hardware and Architecture Robustness (computer science) Signal Processing 0202 electrical engineering electronic engineering information engineering Electronic engineering Sensitivity (control systems) Electronic circuit |
Zdroj: | Analog Integrated Circuits and Signal Processing. 108:471-484 |
ISSN: | 1573-1979 0925-1030 |
DOI: | 10.1007/s10470-021-01882-3 |
Popis: | Invasive attacks in integrated systems make use of microprobes to sense information in specific bus lines. Recent techniques for protecting circuits from this kind of attack are based on the detection of deviations in the expected bus line capacitance caused by the attacking probe. The strategy is to convert capacitance deviations into delay deviations, followed by time-to-digital conversion to provide a signature that is used to identify the occurrence of a probe attack. However, the sensitivity to delay deviation in conventional CMOS circuits is highly related to individual sizes of elements that compose the protecting circuit and to manufacturing variations. It opens the opportunity for circuit optimization in order to maximize the performance of time-to-digital conversion. In this paper, a multi-objective optimization-based methodology is proposed to optimize the required silicon area as well as the robustness and parametric manufacturing yield of a microprobe detector. We present the required computational modeling of the circuit objectives and constraints for a successful application of optimization methods. The optimization approach is based on multi-objective particle swarm optimization and on Monte Carlo performance simulation. It explores the design space with regard to the trade-off between silicon area and yield. Results show that this approach can reduce the required circuit gate area up to $$50\%$$ compared to manual sizing, while guaranteeing high manufacturing yield. |
Databáze: | OpenAIRE |
Externí odkaz: |