Design of the High-Speed High-Resolution Latched Comparator

Autor: Ye Wang, Lang Wang, Yong Sheng Yin, Hong Hui Deng
Rok vydání: 2013
Předmět:
Zdroj: Advanced Materials Research. 748:853-858
ISSN: 1662-8985
DOI: 10.4028/www.scientific.net/amr.748.853
Popis: Based on the latch and comparison theory, a high-speed high-resolution latched comparator is designed in this paper by using a standard 0.18μm/1.8V CMOS process. With the sampling frequency of 400MHz, the Cadence Spectre simulation results show that the regeneration time is around 230ps and only 11.83mV offset voltage, power consumption is 2.12mW, the minimum voltage resolution is 0.2mV without any input offset error. The circuit is applicable for the design of a high-speed high-resolution A/D converter.
Databáze: OpenAIRE