Grain boundary resistance in nanoscale copper interconnections
Autor: | Prasad Sarangapani, Gerhard Klimeck, Zhengping Jiang, Daniel Valencia, Gustavo A. Valencia-Zapata, Evan Wilson, Michael Povolotskyi |
---|---|
Rok vydání: | 2016 |
Předmět: |
010302 applied physics
Work (thermodynamics) Speedup Materials science 02 engineering and technology Function (mathematics) Conductivity 021001 nanoscience & nanotechnology 01 natural sciences Computational physics Electrical resistance and conductance 0103 physical sciences Hardware_INTEGRATEDCIRCUITS Electronic engineering Grain boundary 0210 nano-technology Rotation (mathematics) Nanoscopic scale |
Zdroj: | 2016 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD). |
Popis: | As logic devices continue to downscale, interconnections are reaching the nanoscale where quantum effects are important. In this work we introduce a semi-empirical method to describe the resistance of copper interconnections of the sizes predicted by ITRS roadmap. The resistance calculated by our method was benchmarked against DFT for single grain boundaries. We describe a computationally efficient method that matches DFT benchmarks within a few percent. The 1000x speed up compared to DFT allows us to describe grain boundaries with a 30 nm channel length that are too large to be simulated by ab-initio methods. The electrical resistance of these grain boundaries has a probability density distribution as a function of the grain rotation angles. This approach allows us to quantitatively obtain the most likely resistance for each configuration. |
Databáze: | OpenAIRE |
Externí odkaz: |