Zobrazeno 1 - 10
of 76
pro vyhledávání: '"Rainer Dömer"'
Autor:
Emad Malekzadeh Arasteh, Rainer Dömer
Publikováno v:
Analysis, Estimations, and Applications of Embedded Systems ISBN: 9783031264993
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_________::344b5f3f548f6920c969dd90aab76756
https://doi.org/10.1007/978-3-031-26500-6_10
https://doi.org/10.1007/978-3-031-26500-6_10
Publikováno v:
International Journal of Parallel Programming. 49:200-215
To preserve the SystemC semantics under parallel discrete event simulation, a compiler based approach statically analyzes race conditions in the design model. However, there are severe restrictions: the source code for the input design must be availa
Autor:
Emad Malekzadeh Arasteh, Rainer Dömer
Publikováno v:
FDL
For effective embedded system design, transaction level modeling (TLM) must explicitly expose any available parallelism in the application. Traditional TLM in SystemC utilizes channels for communication and synchronization between concurrent modules,
Autor:
Rainer Dömer, Zhongqi Cheng
Publikováno v:
ACM Transactions on Embedded Computing Systems. 18:1-20
The SystemC TLM-2.0 standard is widely used in modern electronic system level design for better interoperability and higher simulation speed. However, TLM-2.0 has been identified as an obstacle for parallel SystemC simulation due to the disappearance
Publikováno v:
A Journey of Embedded and Cyber-Physical Systems ISBN: 9783030474867
A Journey of Embedded and Cyber-Physical Systems
A Journey of Embedded and Cyber-Physical Systems
The IEEE SystemC language is widely used in industry and academia to model and simulate system-level designs. Despite the availability of multi- and many-core host processors, however, the Accellera reference simulator is still based on sequential di
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_________::8e956948a305960934f339ff6dc71dc4
https://doi.org/10.1007/978-3-030-47487-4_7
https://doi.org/10.1007/978-3-030-47487-4_7
Publikováno v:
ASP-DAC
Out-of-order Parallel Discrete Event Simulation (OoO PDES) is an advanced simulation approach that efficiently verifies and validates SystemC models. To preserve the simulation semantics, OoO PDES performs a conservative event delivery strategy which
Publikováno v:
Lecture Notes in Electrical Engineering ISBN: 9783030315849
FDL
FDL
IEEE SystemC is one of the most popular standards for system level design. With the Recoding Infrastructure for SystemC (RISC), a SystemC model can be executed at segment level in parallel. Although the parallel simulation is generally faster than it
Publikováno v:
DATE
Many parallel SystemC approaches expect a thread safe and conflict free model from the designer. Alternatively, an advanced compiler can identify and avoid possible parallel access conflicts. While manual conflict resolution can theoretically be more
Publikováno v:
DAC
Most parallel SystemC approaches have two limitations: (a) the user must manually separate all parallel threads to avoid data corruption due to race conditions, and (b) available hardware vector units are not utilized. In this paper, we present an ad
Autor:
Rainer Dömer, Jürgen Teich, Christian Haubelt, Soonhoi Ha, Andreas Gerstlauer, Tulika Mitra, Aviral Shrivastava, Shuvra S. Bhattacharyya, Michael Glaß, Petru Eles
Publikováno v:
Handbook of Hardware/Software Codesign
Hardware/Software Codesign (HSCD) is an integral part of modern Electronic System Level (ESL) design flows. This chapter will review important aspects of hardware/software codesign flows, summarize ...
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_________::1eeea264f71742f0c6199c263b5c9e21
https://doi.org/10.1007/978-94-017-7267-9_41
https://doi.org/10.1007/978-94-017-7267-9_41