Zobrazeno 1 - 10
of 77
pro vyhledávání: '"R.J. Bolton"'
Publikováno v:
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing. 48:789-793
A low latency architecture to compute the multiplicative inverse and division in a finite field GF (2/sup m/) is presented. Compared to other proposals with the same complexity, this circuit has lower latency and can be used in error-correction or cr
Publikováno v:
CCECE
This paper presents a reconfigurable Body Area Network (BAN) system that can be used to monitor human vital signs and identify abnormalities. The identification of clinically significant patterns in electrocardiogram (ECG) data is the application use
Publikováno v:
International Journal of Electronics. 74:251-263
A new structure is proposed for the realization of multiple-valued logic (MVL) functions. Multiple-valued logic levels are represented in terms of current values, which represent the inputs and the outputs of the MVL circuits. Binary voltage signals
Publikováno v:
IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications. 40:503-514
A CMOS circuit implementation of a functionally complete multiple-valued logic (MVL) set of operators is proposed. The set consists of literal, cycle, complement of literal, complement of cycle, min, and tsum operators. In all of the circuits, multip
Publikováno v:
IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications. 40:515-522
For pt. I see ibid vol. 40, no. 8 p 503-14 (1993). The performance of the set of operators proposed in pt. I is compared with existing sets of operators for the realization of multiple-valued logic (MVL) functions. In pt. I, a set of operators was pr
Publikováno v:
IEEE Journal of Solid-State Circuits. 27:184-190
A node-parallel Viterbi decoding architecture and bit-serial processing and communication are presented. An important aspect of this structure is that short-constraint-length decoders may be interconnected, without loss of throughput, to implement a
Publikováno v:
2007 Canadian Conference on Electrical and Computer Engineering.
This paper describes an approach to low-level VHDL modeling of digital-to-analog converter (DAC). A 12-bit DAC was modeled and simulated with Cadence NC-Sim simulator to test the feasibility of the approach. The simulation result shows that the appro
Autor:
Daniel Teng, R.J. Bolton
Publikováno v:
Canadian Conference on Electrical and Computer Engineering, 2005..
Since there are no standard benchmark functions available for comparing multiple-valued logic (MVL) designs, benchmark functions for binary logic design are often used for performance analysis of MVL circuits. An alternative would be to test all the
Autor:
D. Laturnas, R.J. Bolton
Publikováno v:
Canadian Conference on Electrical and Computer Engineering, 2005..
Firewalls filter information as it flows through a network. This filter can be implemented in hardware or software and can be used to protect computers from unwanted access. While software firewalls are considered easier to set up and use, hardware f
Autor:
R.J. Bolton, D.H.Y. Teng
Publikováno v:
ISMVL
This paper presents a statistical approach for fast comparison of multiple-valued logic (MVL) designs. Since there are no standard benchmark functions available for MVL, the benchmark functions for binary logic were used for performance analysis of M