Zobrazeno 1 - 4
of 4
pro vyhledávání: '"John Badar"'
Publikováno v:
Microprocessors and Microsystems. 45:241-252
In a high-speed synthesis design environment, designers struggle to ensure that multi-clock and multi-power interfaces are designed, placed, connected and timed correctly. Identifying and applying proper timing constraints such as "no cycle stealing"
Autor:
Jose L. Neves, Ofer Geva, Anthony Saporito, Mark Cichanowski, Christopher J. Berry, Christian Jacobi, John Badar, Brian Bell, Christian Zoellin, L. Sigal, B. Huott, James D. Warnock, Richard F. Rizzolo, Jesse Surprise, S. Carey, Frank Malgioglio, Arthur J. O'Neill, Guenter Mayer, Robert J. Sonnelitter, John Isakson, Dina Hamid, Michael G. Wood, Ricardo H. Nigaglioni, David Wolpert, Dureseti Chidambarrao
Publikováno v:
ISSCC
The IBM Z microprocessor in the z14 system has been redesigned to improve performance, system capacity, and security [1] over the previous z13 system [2]. The system contains up to 24 central processor (CP) and 4 system controller (SC) chips. Each CP
Autor:
Yuen Chan, Matthew M. Ziegler, Bronson Tim, Tobias Werner, Frank Malgioglio, Charudhattan Nagarajan, S. Carey, Michael A. Blake, Mark Cichanowski, Donald W. Plass, Brian W. Curran, D. Malone, Jeffrey A. Zitz, Pak-Kin Mak, Michael G. Wood, James D. Warnock, Yiu-Hing Chan, Gregory J. Fredeman, John Isakson, Friedrich Schroeder, Christopher J. Berry, John Badar, L. Sigal, Gerald Strevig, Guenter Mayer, Ruchir Puri, M. Mayo, Dieter Wendel, Gerard M. Salem, Daniel M. Dreps, Ricardo H. Nigaglioni
Publikováno v:
ISSCC
The next-generation System z design introduces a new microprocessor chip (CP) and a system controller chip (SC) aimed at providing a substantial boost to maximum system capacity and performance compared to the previous zEC12 design in 32nm [1,2]. As
Autor:
Charudhattan Nagarajan, Sridhar H. Rangarajan, Y.H. Chan, John Badar, Y.-H. Chan, M. Mayo, S. Carey, Matt Ziegler, L. Sigal, Thomas Strach, Christopher J. Berry, Niels Fricke, Gerald Strevig, Jose L. Neves, Frank Malgioglio, Dieter Wendel, Donald W. Plass, Ruchir Puri, John Isakson, A. Aipperspach, D. Malone, Robert M. Averill, James D. Warnock, Gerard M. Salem, Friedrich Schroeder, K. Lind, Howard H. Smith, Michael H. Wood, Jesse Surprise, Ricardo H. Nigaglioni, Guenter Mayer, D. Phan
Publikováno v:
IBM Journal of Research and Development. 59:15:1-15:15
The two chips at the heart of the IBM z13™ system include a processor chip (referred to as the CP or Central Processor chip) and an L4 (Level 4) cache chip (referred to as the SC or System Controller chip), each 678 mm2 in area. The CP and SC chips