Zobrazeno 1 - 5
of 5
pro vyhledávání: '"Janani Chandrasekhar"'
Publikováno v:
2016 IEEE 66th Electronic Components and Technology Conference (ECTC).
Design of memory I/O channels or general purpose I/O (GPIO) has become very complicated as we aim for higher speeds, higher I/O count and cost-effective solutions. At these speeds, package and die discontinuities cause more deterministic jitter and n
Publikováno v:
2015 IEEE 65th Electronic Components and Technology Conference (ECTC).
As power consumption of modern SOC or FPGA devices continues to increase, meeting electro migration (EM) requirement becomes a significant challenge. The required number of I/O and power balls increases as the device performance and power increase. H
Autor:
Janani Chandrasekhar, Yujeong Shim
Publikováno v:
2014 IEEE International Symposium on Electromagnetic Compatibility (EMC).
Autor:
Janani Chandrasekhar, Yujeong Shim, Cuong Nguyen, Shishuang Sun, Jenny Jiang, Jianmin Zhang, Dan Oh, Yuri Tretiakov
Publikováno v:
2013 IEEE 22nd Conference on Electrical Performance of Electronic Packaging and Systems.
As data rate increases, crosstalk becomes a significant source of high jitter. Although many techniques have been investigated to reduce crosstalk, it is not possible to fully eliminate coupling. In particular, near-end coupling between transmitter (
Publikováno v:
2013 IEEE 63rd Electronic Components and Technology Conference.
For single-ended signaling DDR4 channels at 3200Mbps, signal and power integrity issues become increasingly challenging with much smaller voltage and timing windows to balance the budget. As systems increase data rate and IO count, supply noise does