Zobrazeno 1 - 10
of 37
pro vyhledávání: '"Jae Cheol Son"'
Autor:
Sei-Ick Joo, Jae-Cheol Son, Na-Yeon Jeong, Sun-Han Yoon, Hee-Kyung Seong, Keon-Han Kim, Min-Ji Yang, In-Ho Jang, Hyun-Mi Lim, Yu-Yean Hwang, Han-Wool Kim, Nam-Seob Yoon, Chang-Eun Park
Publikováno v:
The Korean Journal of Clinical Laboratory Science. 50:359-369
의료 관련 감염을 예방하기 위한 필수적 방법은 일관성이 있는 감염감시 시스템을 구축하고 효율적인 감시 통제를 수행하기 위해 신뢰할 수 있는 상황에 대해 진단을 향상시켜나가는 것이
Autor:
Jae Cheol Son, Jin Sung Park, Wookyeong Jeong, Arkadiy Morgenshtein, Wisam Kadry, Amir Nahir, Vitali Sokhin, Dimtry Krestyashyn, Sung-Boem Park
Publikováno v:
IEEE Design & Test. 34:65-76
Hardware-accelerated simulation platforms can significantly reduce the validation time. This article presents an off-platform test generation method and it compares and contrasts it against the on-platform alternative for two state-of-the-art multico
Autor:
Youngmin Shin, Chung-hee Kim, Kim Jongwoo, Dong-Yeop Kim, Yong-geol Kim, Jungyul Pyo, Hyun Cheol Lee, Min-Su Kim, Ah-Reum Kim, Jae Cheol Son, Dae-Seong Lee
Publikováno v:
ISCAS
The paper proposes a novel practical replacement of conventional high-speed clock-gates for wide voltage scaling. The proposed clock-gate enhances the energy-delay-product by 43% and improves the low-voltage operation by 50 mV reducing the sampling w
Publikováno v:
IEEE Communications Magazine. 51:94-98
This article introduces a 32 nm application processor designed for the latest high-performance smart handheld devices and discusses its design targets and options. To meet unprecedented levels of performance and data throughput demands, this processo
Autor:
Ilsuk Suh, Youngmin Shin, Chung-hee Kim, Yong-geol Kim, Dae-Seong Lee, Changjun Choi, Ji-Kyum Kim, Min-Su Kim, Kang Ju-Hyun, Ah-Reum Kim, Jungyul Pyo, Jae Cheol Son
Publikováno v:
SoCC
A novel high-speed single-ended D flip-flop based on a SR(set/reset)-type latch is presented in this paper. The SR-type latch is adapted to implement a dynamic stage for high-speed operation and modified to add a scan mux without setup time degradati
Publikováno v:
IEICE Electronics Express. 9:502-508
Low-power dual-supply clock networks based on novel level-converting clock gating cells are presented. The proposed clock networks achieve a substantial power saving with mitigated timing constraints on gated clocks. They also allow pulse-based flip-
Publikováno v:
IEICE Electronics Express. 7:416-420
Autor:
Youngmin Shin, Kwang-Il Kim, Sunghee Yun, Min-Su Kim, Jae Cheol Son, Inyup Kang, Sung-il Bae, Jungyul Pyo, Hoi-Jin Lee
Publikováno v:
2015 International SoC Design Conference (ISOCC).
This paper presents a heterogeneous configuration of two 64-bit different target quad-core CPUs. To support both high-performance and high energy-efficiency depending on application requirements, two types of 64-bit quad-core CPUs are implemented in
Autor:
Min-Su Kim, Jae Cheol Son, Sung-Wook Lee, Chung-hee Kim, Hoi-Jin Lee, Sunghee Yun, Yohan Kwon, Heung-Chul Oh, Kwang-Il Kim, Uk-Rae Cho, Sungho Park, Jungyul Pyo, Inpyo Hong, Hee Soo Kim, Jin-Soo Park, Dongwook Lee, Kyungkuk Chae, Jong-Ho Lee, Jae-Young Lim, Ken Shin, Youngmin Shin, Seong-Ho Song, Heon-Hee Lee, Sung-il Bae
Publikováno v:
ISSCC
The demands for high-performance smart mobile devices are growing exponentially every year. Like the PC market, 64b CPUs are needed to meet this demand. Furthermore, mobile GPU performance is becoming increasingly important as mobile game graphics re
Autor:
Wisam Kadry, Dimtry Krestyashyn, Arkadiy Morgenshtein, Amir Nahir, Vitali Sokhin, Jin Sung Park, Sung-Boem Park, Wookyeong Jeong, Jae Cheol Son
Publikováno v:
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015.