Zobrazeno 1 - 10
of 57
pro vyhledávání: '"JUN-HO Choy"'
Autor:
Valeriy Sukharev, Armen Kteyan, Farid N. Najm, Yong Hyeon Yi, Chris H. Kim, Jun-Ho Choy, Sofya Torosyan, Yu Zhu
Publikováno v:
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. 41:4837-4850
Autor:
Armen Kteyan, Valeriy Sukharev, Alexander Volkov, Jun Ho Choy, Farid N. Najm, Yong Hyeon Yi, Chris H. Kim, Stephane Moreau
Publikováno v:
ISPD '23: Proceedings of the 2023 International Symposium on Physical Design
ISPD'23-International Symposium on Physical Design
ISPD'23-International Symposium on Physical Design, Mar 2023, Virtual event USA, United States. pp.124-132
ISPD'23-International Symposium on Physical Design
ISPD'23-International Symposium on Physical Design, Mar 2023, Virtual event USA, United States. pp.124-132
International audience; A recently proposed methodology for electromigration (EM) assessment in on-chip power/ground grid of integrated circuits has been validated by means of measurements, performed on dedicated test grids. IR drop degradation in th
Autor:
Armen Kteyan, Jun-Ho Choy, Valeriy Sukharev, Massimo Bertoletti, Carmelo Maiorca, Rossana Zadra, Massimo Inzaghi, Gabriele Gattere, Giancarlo Zinco, Paolo Valente, Roberto Bardelli, Alessandro Valerio, Pierluigi Rolandi, Mattia Monetti, Valentina Cuomo, Salvatore Santapà
Publikováno v:
Proceedings of the 2022 International Symposium on Physical Design.
Publikováno v:
ECS Meeting Abstracts. :846-846
In IC industry, the use of multiple die stack packaging has emerged to meet the increasing demand in miniaturization and improved functionality of mobile devices. During chip operation, transistor power dissipation raises temperature unevenly across
Publikováno v:
3DIC
Novel approach for assessment of the effect of temperature and chip-package interaction (CPI) induced stress on performance and reliability of ICs with 2.5D/3D architectures is presented. A developed physics-based model and a multiphysics EDA tool-pr
Publikováno v:
IRPS
A novel approach to assessing the effects of CPI-induced stresses on performance and durability of ICs with 2.5D/3D chip architectures is presented. It combines the physics-based stress modeling methodology with the capabilities of layout analysis an
Publikováno v:
Journal of Vacuum Science & Technology B. 39:013203
A recently developed novel methodology for electromigration (EM) failure assessment in power/ground grids of integrated circuits is employed in the electronic design automation tool prototype. The tool performs the analysis of stress evolution in int
Publikováno v:
Integration. 55:307-315
With technology scaling, reliability has emerged as a major design constraint for very-large-scale integrated circuits. Many prior works have investigated electromigration (EM) on full-chip power grid interconnects. However, most of the published res
Publikováno v:
Journal of Vacuum Science & Technology B. 38:063205
An advanced multiphysics EDA (Electronic Design Automation) methodology is presented for analyzing thermal and thermomechanical problems during chip assembly and operation. The tool-prototype, which was built on the basis of this methodology, employs
Autor:
Stephane Moreau, Jun-Ho Choy, Valeriy Sukharev, Sandeep Chatterjee, Armen Kteyan, Farid N. Najm
Publikováno v:
2017 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD).
A novel electromigration (EM) assessment method based on a finite-difference (FD) approach has been implemented to study EM degradation in 3D integrated circuit (IC) supply current ports. A dual damascene copper through-silicon via (TSV) based EM tes