Zobrazeno 1 - 10
of 241
pro vyhledávání: '"Contamination delay"'
Akademický článek
Tento výsledek nelze pro nepřihlášené uživatele zobrazit.
K zobrazení výsledku je třeba se přihlásit.
K zobrazení výsledku je třeba se přihlásit.
Publikováno v:
PeerJ Computer Science, Vol 2, p e79 (2016)
Timing Speculation (TS) is a widely known method for realizing better-than-worst-case systems. Aggressive clocking, realizable by TS, enable systems to operate beyond specified safe frequency limits to effectively exploit the data dependent circuit d
Externí odkaz:
https://doaj.org/article/318cc2c4f6404170ab026c39392c9a7a
Publikováno v:
PeerJ Computer Science, Vol 2, p e79 (2016)
Timing Speculation (TS) is a widely known method for realizing better-than-worst-case systems. Aggressive clocking, realizable by TS, enable systems to operate beyond specified safe frequency limits to effectively exploit the data dependent circuit d
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_dedup___::9f6272dca12130b7516c5bbcaa41b629
https://doi.org/10.7287/peerj.preprints.1412v2
https://doi.org/10.7287/peerj.preprints.1412v2
Autor:
Alfredo Germani, Filippo Cacace
Publikováno v:
Automatica. 85:455-461
In this paper, we consider the control problem of linear systems with state time-delays when the control signal is affected by a possibly time-varying delay. The problem is solved by a chain of predictors under the assumption that a stabilizing contr
Publikováno v:
Systems & Control Letters. 89:1-7
This paper proposes an optimal control law for linear systems affected by input delays. Specifically we prove that when the delay functions are known it is possible to generate the optimal control for arbitrarily large delay values by using a DDE wit
Autor:
Mustak E. Yalcin, Ramazan Yeniceri
Publikováno v:
International Journal of Circuit Theory and Applications. 44:1211-1221
Summary In this paper, an asynchronous digital circuit is introduced for increasing the amount of delay in binary delay lines in an area efficient way. The circuit that uses its slave delay line twice per delay event is called asynchronous delay doub
Publikováno v:
ECCTD
A novel calibration technique and its all-digital implementation for the open-loop delay line is presented. Fully autonomous approach iteratively compares each digitally-controlled delay stage of the line with an on-chip reference delay, correspondin
Autor:
Pulkit Bhatnagar, Sachin Garg
Publikováno v:
Journal of Electronic Testing. 30:495-504
Transistors within a gate take a finite amount of time to switch and hence there is always a propagation delay associated with it. These delays are evaluated by standard cell characterization techniques using EDA tools. However, these standard measur
Publikováno v:
Analog Integrated Circuits and Signal Processing. 75:435-445
Delay elements are widely used in mixed signal integrated circuits in order to meet design-specific timing requirements. Generally delays are generated by lengthening the transition times of the input signal which is subsequently restored. Slow trans
Publikováno v:
NEWCAS
Delay path reconfiguration is used to control frequency output in Digitally Controlled Oscillators. In order to achieve a very low frequency range, if the delay path is not properly designed, this would result in large area overhead and leakage power