Zobrazeno 1 - 10
of 11
pro vyhledávání: '"Chandramouli V. Kashyap"'
Publikováno v:
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. 23:1661-1669
For optimizations like physical synthesis and static timing analysis, efficient interconnect delay and slew computation is critical. Since one cannot often afford to run asymptotic waveform evaluation (Pillage and Rohrer, 1990), constant time solutio
Publikováno v:
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. 23:509-516
Recent years have seen significant research in finding closed form expressions for the delay of an RC circuit that improves upon the Elmore delay model. However, several of these formulae assume a step excitation, leaving it to the reader to find a s
Publikováno v:
ICCAD
Physical design optimizations such as placement, interconnect synthesis, floorplanning, and routing require fast and accurate analysis of RC networks. Because of its simple close form and fast evaluation, the Elmore delay metric has been widely adopt
Autor:
Chandramouli V. Kashyap, Charles J. Alpert, G. Gandham, Miloš Hrkić, Stephen T. Quay, Jiang Hu, Chris Chu
Publikováno v:
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. 23:136-141
To achieve timing closure in a placed design, buffer insertion and driver sizing are two of the most effective transforms that can be applied. Since the driver-sizing solution and the buffer-insertion solution affect each other, suboptimal solutions
Publikováno v:
DAC
We present a noise-driven effective capacitance method for estimating the combined propagation noise and crosstalk noise. Gate propagation noise rules are efficiently calculated inside the Ceff procedure to determine a linear Thevenin model of the vi
Publikováno v:
DAC
For optimizations like physical synthesis and static timing analysis, efficient interconnect delay and slew computation is critical. Since one cannot often afford to run AWE[12], constant time solutions are required. This work presents the first comp
Publikováno v:
ISPD
Recent years have seen significant research in finding closed form expressions for the delay of an RC circuit that improves upon the Elmore delay model. However, several of these formulae assume a step excitation, leaving it to the reader to find a s
Autor:
Charles J. Alpert, Chris Chu, Miloš Hrkić, Chandramouli V. Kashyap, G. Gandham, Jiang Hu, Stephen T. Quay
Publikováno v:
ISPD
To achieve timing closure in a placed design, buffer insertion and driver sizing are two of the most effective transforms that can be applied. Since the driver sizing solution and the buffer insertion solution affect each other, sub-optimal solutions
Publikováno v:
ISPD
An efficient method for optimizing RC circuit design to reduce delay. The method comprises: calculating a first moment and a second moment of impulse response for an RC circuit; (2) computing a delay value for each node of the RC circuit utilizing th
Publikováno v:
DAC
In this paper we present a generalization of popular linear model reduction methods, such as Lanczos- and Arnoldi-based algorithms based on rational approximation, to systems whose response to interesting external inputs can be described by a few ter