Zobrazeno 1 - 10
of 45
pro vyhledávání: '"Benoît Dupont de Dinechin"'
Autor:
Benoît Dupont de Dinechin
Publikováno v:
Multi-Processor System-on-Chip 1
Publikováno v:
Next Generation Arithmetic ISBN: 9783031097782
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_________::f15a612f92bc45fd7de197ecefe51c36
https://doi.org/10.1007/978-3-031-09779-9_2
https://doi.org/10.1007/978-3-031-09779-9_2
Publikováno v:
SSP
Deep neural networks need to be compressed due to their high memory requirements and computational complexity. Numerous compression methods have been proposed to solve this issue, but we still do not fully understand how the compression error will im
Autor:
Benoît Dupont de Dinechin
Publikováno v:
SSA-based Compiler Design ISBN: 9783030805142
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_________::8be2423e56dd4acf0935dceada9c9816
https://doi.org/10.1007/978-3-030-80515-9_18
https://doi.org/10.1007/978-3-030-80515-9_18
Publikováno v:
Performance Evaluation
Performance Evaluation, Elsevier, 2020, 143, pp.102124. ⟨10.1016/j.peva.2020.102124⟩
Performance Evaluation, Elsevier, 2020, 143, pp.102124. ⟨10.1016/j.peva.2020.102124⟩
International audience; The Kalray MPPA2-256 processor integrates 256 processing cores and 32 management cores on a chip. These cores are grouped into clusters and clusters are connected by a high-performance network on chip (NoC). This NoC provides
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_dedup___::4314edfd3d90058670be399da8eca577
https://hal.archives-ouvertes.fr/hal-03170466/document
https://hal.archives-ouvertes.fr/hal-03170466/document
Autor:
Dario Socci, Lothar Thiele, Georgia Giannopoulou, Peter Poplavko, Madeleine Faugere, Sylvain Girbal, Nikolay Stoimenov, Benoît Dupont de Dinechin, Paraskevas Bourgos, Saddek Bensalem, Romain Soulat, Pengcheng Huang, Marius Bozga
Publikováno v:
Design Automation for Embedded Systems
Design Automation for Embedded Systems, Springer Verlag, 2018, 22 (1-2), pp.141-181. ⟨10.1007/s10617-018-9206-3⟩
Design Automation for Embedded Systems, Springer Verlag, 2018, 22 (1-2), pp.141-181. ⟨10.1007/s10617-018-9206-3⟩
International audience; Mixed-criticality systems are promoted in industry due to their potential to reduce size, weight, power, and cost. Nonetheless, deploying mixed-criticality applications on commercial multi-core platforms remains a highly chall
Publikováno v:
RTNS 2019-27th International Conference on Real-Time Networks and Systems
RTNS 2019-27th International Conference on Real-Time Networks and Systems, Nov 2019, Toulouse, France. pp.61-69, ⟨10.1145/3356401.3356416⟩
RTNS
RTNS 2019-27th International Conference on Real-Time Networks and Systems, Nov 2019, Toulouse, France. pp.61-69, ⟨10.1145/3356401.3356416⟩
RTNS
We consider hard real-time applications running on many-core processor containing several clusters of cores linked by a Network-on-Chip (NoC). Communications are done via shared memory within a cluster and through the NoC for inter-cluster communicat
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_dedup___::487430f9c8f95d2967ed441ebd1910d4
https://hal.science/hal-02320463/file/rtns2019.pdf
https://hal.science/hal-02320463/file/rtns2019.pdf
Consolidating High-Integrity, High-Performance, and Cyber-Security Functions on a Manycore Processor
Autor:
Benoît Dupont de Dinechin
Publikováno v:
DAC
The requirement of high performance computing at low power can be met by the parallel execution of an application on a possibly large number of programmable cores. However, the lack of accurate timing properties may prevent parallel execution from be
Publikováno v:
DATE 2018-Design, Automation and Test in Europe
DATE 2018-Design, Automation and Test in Europe, Mar 2018, Dresden, Germany. pp.1139-1142, ⟨10.23919/DATE.2018.8342182⟩
DATE
DATE 2018-Design, Automation and Test in Europe, Mar 2018, Dresden, Germany. pp.1139-1142, ⟨10.23919/DATE.2018.8342182⟩
DATE
International audience; Embedded systems tend to require more and more computational power. Many-core architectures are good candidates since they offer power and are considered more time predictable than classical multi-cores. Data-flow Synchronous
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_dedup___::850e4a8b3dff02107fa20c63280f7a11
https://hal.inria.fr/hal-01667594
https://hal.inria.fr/hal-01667594
Autor:
Hugo Miomandre, Benoît Dupont de Dinechin Kalray, Kevin Martin, Karol Desnos, Julien Hascoet, Jean-Francois Nezan
Publikováno v:
PARMA-DITAM
PARMA-DITAM, Jan 2018, Manchester, United Kingdom. ⟨10.1145/3183767.3183780⟩
PARMA-DITAM@HiPEAC
PARMA-DITAM, Jan 2018, Manchester, United Kingdom. ⟨10.1145/3183767.3183780⟩
PARMA-DITAM@HiPEAC
International audience; Embedded manycore architectures offer energy-efficient super-computing capabilities but are notoriously difficult to program with traditional parallel Application Programming Interfaces (APIs). To address this challenge, dataf
Externí odkaz:
https://explore.openaire.eu/search/publication?articleId=doi_dedup___::6408036504aa3f43bcc9671acbb0dd4f
https://hal.archives-ouvertes.fr/hal-01704702/file/parma-ditam18.pdf
https://hal.archives-ouvertes.fr/hal-01704702/file/parma-ditam18.pdf